Title :
An efficient inductance modeling for on-chip interconnects
Author :
He, Lei ; Chang, Norman ; Lin, Shen ; Nakagawa, O. Sam
Author_Institution :
ULSI Lab., Hewlett-Packard Co., Palo Alto, CA, USA
Abstract :
In this paper, we present an efficient yet accurate inductance extraction methodology. We first show that without loss of accuracy, the extraction problem of n traces can be reduced to a number of one-trace and two-trace subproblems. We then solve one-trace and two-trace subproblems via a table-based approach. The table-based inductance model has been integrated with a statistically-based RC model generation to generate RLC models for on-chip interconnects. Application examples show that our method is efficient enough to be used during iterative procedures of interconnect simulation and layout optimization
Keywords :
VLSI; circuit layout CAD; circuit optimisation; circuit simulation; inductance; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; iterative methods; table lookup; CPW structure; RLC models; VLSI; efficient inductance modeling; inductance extraction methodology; interconnect simulation; iterative procedures; layout optimization; on-chip interconnects; one-trace subproblems; statistically-based RC model generation; table lookup; table-based inductance model; two-trace subproblems; Capacitance; Circuit simulation; Clocks; Inductance; Integrated circuit interconnections; Iterative methods; Laboratories; Optimization methods; Ultra large scale integration; Wire;
Conference_Titel :
Custom Integrated Circuits, 1999. Proceedings of the IEEE 1999
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5443-5
DOI :
10.1109/CICC.1999.777322