DocumentCode :
2952781
Title :
Predictive processing architecture extension for network processors
Author :
Foag, Jürgen ; Wild, Thomas
Author_Institution :
Rohde & Schwarz GmbH & Co. KG, Munich
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
1
Lastpage :
4
Abstract :
Increasing bandwidth requirements led to the introduction of network processors. Through the use of a multi-threading architecture, memory access latencies for table lookups, e.g. for routing and QoS support, can be hidden and throughput rates of 10 Gbit/s can be achieved by a single device. However, short end-to-end latencies which are essential for real-time applications are not targeted by this processing model. Instead of an fundamentally new architecture design, this paper comprises a mapping of an new processing model to commercial NPs. By its use in a multithreading architecture, a latency reduction of 12.5 % compared to traditional implementations can be achieved.
Keywords :
computer networks; microprocessor chips; multi-threading; quality of service; telecommunication network routing; QoS support; memory access latencies; multithreading architecture; network processors; predictive processing architecture; routing; table lookups; Bandwidth; Computer architecture; Delay; Multithreading; Payloads; Process control; Protocols; Surface-mount technology; Throughput; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-9972-61-100-1
Electronic_ISBN :
978-9972-61-100-1
Type :
conf
DOI :
10.1109/ICECS.2005.4633587
Filename :
4633587
Link To Document :
بازگشت