Title : 
The back-end electronics of the time projection chambers in the T2K experiment
         
        
            Author : 
Calvet, D. ; Mandjavidze, I. ; Andrieu, B. ; Dortz, O. Le ; Terront, D. ; Vallereau, A. ; Gutjahr, C. ; Mizouchi, K. ; Ohlmann, C. ; Sanchez, F.
         
        
            Author_Institution : 
Inst. de Rech. sur les lois Fondamentales, CEA Saclay, Gif-sur-Yvette, France
         
        
        
        
        
        
            Abstract : 
Among other detectors, the T2K neutrino experiment comprises three large time projection chambers segmented into over 124.000 electronics channels. The back-end electronics system is designed to distribute a reference clock to the front-end electronics, aggregate event data over seventy-two 2 Gbps optical links and format events that are sent via a standard PC to the global data acquisition system of the experiment. The core of this system is a set of 18 Data Concentrator Cards based on an inexpensive commercial Field Programmable Gate Array evaluation kit with specific add-ons. We describe the adaptations that were made to the original platform, and detail the design of the firmware and software running on the embedded PowerPC processor of the FPGA of a Data Concentrator Card. We show how the intrinsic parallelism and a mixed firmware and software implementation of the data reduction and acquisition tasks lead to a flexible system capable of extracting in real time meaningful information from the 2.5 GByte/s of raw event data produced by the front-end electronics at a nominal rate of 20 Hz.
         
        
            Keywords : 
data acquisition; field programmable gate arrays; neutrino detection; nuclear electronics; time projection chambers; Data Concentrator Cards; FPGA; T2K neutrino experiment; aggregate event data; back-end electronics; embedded PowerPC processor; field programmable gate array evaluation kit; front-end electronics; global data acquisition system; time projection chambers; Clocks; Data acquisition; Detectors; Ethernet networks; Field programmable gate arrays; Synchronization; Transceivers;
         
        
        
        
            Conference_Titel : 
Real Time Conference (RT), 2010 17th IEEE-NPSS
         
        
            Conference_Location : 
Lisbon
         
        
            Print_ISBN : 
978-1-4244-7108-9
         
        
        
            DOI : 
10.1109/RTC.2010.5750357