DocumentCode :
2956646
Title :
Constraint based temporal partitioning model for partial reconfigurable architectures
Author :
Jafri, Kishwar ; Jafri, Nasir ; Khan, Shoab
Author_Institution :
Center for Adv. Studies in Eng., Islamabad, Pakistan
fYear :
2003
fDate :
8-9 Dec. 2003
Firstpage :
242
Lastpage :
246
Abstract :
Partial reconfiguration has opened the door to efficient implementation of large applications on area constrained hardware. It requires a divide and mapping technique through which large applications are divided and mapped on reconfigurable hardware. A technique is proposed for dividing the application taking into account implementation and architectural constraints on hardware processing elements which are swappable. Each time a new task is mapped, an objective function considers mapping of the new task on existing PE or loading a new configuration bit stream for an optimized PE. The decision is critical because it can minimize configuration time at the cost of execution time.
Keywords :
constraint handling; digital signal processing chips; field programmable gate arrays; linear programming; logic partitioning; reconfigurable architectures; area constrained hardware; configuration bit stream; configuration time; constraint based temporal partitioning model; divide and mapping technique; execution time; objective function; optimized PE; partial reconfigurable architectures; reconfigurable hardware; swappable hardware processing elements; Application specific integrated circuits; Bifurcation; Computer aided software engineering; Cost function; Design optimization; Field programmable gate arrays; Hardware; Microprocessors; Reconfigurable architectures; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multi Topic Conference, 2003. INMIC 2003. 7th International
Print_ISBN :
0-7803-8183-1
Type :
conf
DOI :
10.1109/INMIC.2003.1416714
Filename :
1416714
Link To Document :
بازگشت