Title :
Realization of bidirectional associative memory using a pseudo-parallel searching approach
Author :
Wang, Chua-Chin ; Horng, In-Hau
Author_Institution :
Dept. of Electr. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
Abstract :
A simple and high speed realization of bidirectional associative memory (BAM) with dynamic storage is presented. Although the BAM has been proved to be a stable system, the capacity of the BAM is small if the original evolutions are employed. Hence, in order not to lose any of the capacity of the BAM, the authors consider the simplicity of the design, the speed of the architecture, and the pseudo-parallel searching in this implementation. Only digital circuits are employed in this chip. MAGIC layouts of the chip and IRSIM simulation results are presented, which confirms the performance of the chip design. The proposed architecture for the implementation turns out to be a scalable, regular, and dense design
Keywords :
content-addressable storage; digital integrated circuits; neural chips; neural net architecture; search problems; IRSIM simulation; MAGIC layouts; bidirectional associative memory; digital circuits; dynamic storage; pseudo-parallel searching approach; Associative memory; Autocorrelation; Chip scale packaging; Circuit simulation; Digital circuits; Error correction; Fault tolerance; Hardware; Magnesium compounds; Neural networks;
Conference_Titel :
Neural Networks, 1995. Proceedings., IEEE International Conference on
Conference_Location :
Perth, WA
Print_ISBN :
0-7803-2768-3
DOI :
10.1109/ICNN.1995.487384