DocumentCode :
2958597
Title :
Strain gauge mapping of die surface stresses
Author :
Gee, S.A. ; van den Bogert, W.F. ; Akylas, V.R. ; Shelton, R.T.
Author_Institution :
Signetics Co., Sunnyvale, CA, USA
fYear :
1989
fDate :
22-24 May 1989
Firstpage :
343
Lastpage :
350
Abstract :
The distribution of die surface stresses in integrated circuits has been determined experimentally using a specially designed semiconductor strain gauge array. Specifically, 28-pin dual-in-line packages were assembled with different molding compounds and subjected to thermal shock testing. To monitor changes in the mechanical integrity of the package, surface stress profiles from the samples were plotted along various die symmetry axes. The profiles show that principal stresses are highest at the center of the die, whereas maximum in-plane shear stresses are highest at the corners. The principal stress levels at the center of the die are useful in comparing different molding compound formulations. Maximum shear stresses are useful in evaluating changes in mechanical integrity due to accelerated life testing
Keywords :
integrated circuit testing; strain gauges; stress measurement; thermal shock; accelerated life testing; die surface stresses; die symmetry axes; dual-in-line packages; in-plane shear stresses; mechanical integrity; molding compound formulations; semiconductor strain gauge array; surface stress profiles; thermal shock testing; Assembly; Capacitive sensors; Circuit testing; Electric shock; Integrated circuit packaging; Life estimation; Life testing; Monitoring; Semiconductor device packaging; Thermal stresses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components Conference, 1989. Proceedings., 39th
Conference_Location :
Houston, TX
Type :
conf
DOI :
10.1109/ECC.1989.77769
Filename :
77769
Link To Document :
بازگشت