Title :
Coefficient, Pass and Code-Block Parallel Architecture for FBP Coding in JPEG2000
Author :
Fan, Xin ; Xu, Chao
Author_Institution :
Peking Univ., Beijing
Abstract :
This paper presents a novel hardware architecture for fractional bit-plane coding in JPEG2000. The computation of coefficient´s significance state is prioritized from the coding pass, and a concise circuit is proposed to predict the significant state. By exploiting the information, moreover, we present the triple parallel architecture to speed-up fractional bit-plane coding: (1) coefficients in a stripe-column are coded in parallel; (2) three coding passes are performed concurrently; (3) two code-blocks are cross-encoded. Experiental results in FPGA platform show that, by sharing all the control logics efficiently, the triple parallel architecture can encode at a speed 12 times as fast as that of the primary serial-coding mode, while occupies less than 4 times logic cells and double internal memories.
Keywords :
VLSI; block codes; data compression; field programmable gate arrays; image coding; parallel architectures; JPEG2000; VLSI architecture; code-blocks; coding passes; cross-encoding; double internal memories; field programmable gate arrays; fractional bit-plane coding; image compression; serial-coding mode; triple parallel architecture; Algorithm design and analysis; Chaos; Computer architecture; Hardware; Image coding; Logic; Parallel architectures; Partitioning algorithms; Transform coding; Wavelet coefficients; Image Compression; JPEG2000; VLSI Architecture;
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
DOI :
10.1109/ICECS.2006.379825