DocumentCode :
2959392
Title :
Design of an Area-Efficient Multiplierless Processing Element For Fast Two Dimensional Image Convolution
Author :
Deepak, G. ; Mahesh, R. ; Sluzek, A.
Author_Institution :
Nanyang Technol. Univ., Singapore
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
467
Lastpage :
470
Abstract :
Two dimensional (2D) image convolution is a typical algorithm executed by window-based spatial domain filters, which are in turn used in many applications including intrusion detection. Systolic arrays have been widely used in them by exploiting the hardware parallelism on FPGAs to increase the throughput of the system. These implementations differ mostly in the processing element (PE) architecture employed. We propose a new scheme for the PE in the systolic array architecture which uses a novel area-time efficient lookup table (LUT) based method and reduces the LUT resource usage by almost 50% when compared to the conventional constant coefficient LUT based method.
Keywords :
convolution; field programmable gate arrays; image processing; logic design; systolic arrays; table lookup; 2D image convolution; area-efficient multiplierless processing element; field programmable gate arrays; hardware parallelism; intrusion detection; lookup table; processing element architecture; systolic array architecture; window-based spatial domain filters; Convolution; Convolvers; Field programmable gate arrays; Filters; Hardware; Kernel; Signal processing algorithms; Systolic arrays; Table lookup; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379826
Filename :
4263404
Link To Document :
بازگشت