DocumentCode :
2959549
Title :
Electrical design methodology of a 407 pin multi-layer ceramic package
Author :
Quint, Dave ; Aziz, Asad
Author_Institution :
Hewlett-Packard Co., Fort Collins, CO, USA
fYear :
1989
fDate :
22-24 May 1989
Firstpage :
392
Lastpage :
397
Abstract :
A multilayer ceramic package capable of providing up to 350 I/O connections at a frequency of up to 60 MHz is discussed. The package supports driver risetimes of 1 ns and is compatible with conventional through-hole assembly processes. The critical parameters are propagation delay, ground path inductance, power supply inductance to bypass capacitor, near-end and far-end crosstalk, and the degree of isolation between power supplies. The final design of the package consisted of 12 metallization layers distributed among power, ground and signal-routing planes. Readily available software was used for the design. The design, layout, modeling, and simulation analysis was done on HP 9000 series 300 computers
Keywords :
circuit layout CAD; crosstalk; inductance; packaging; 1 ns; I/O connections; circuit layout CAD; crosstalk; driver risetimes; ground path inductance; isolation; metallization layers; multi-layer ceramic package; power supply inductance; propagation delay; signal-routing planes; simulation analysis; through-hole assembly processes; Assembly; Capacitors; Ceramics; Design methodology; Frequency; Inductance; Nonhomogeneous media; Packaging; Power supplies; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components Conference, 1989. Proceedings., 39th
Conference_Location :
Houston, TX
Type :
conf
DOI :
10.1109/ECC.1989.77779
Filename :
77779
Link To Document :
بازگشت