Title : 
A New Transistor-Level Layout Generation Strategy for Static CMOS Circuits
         
        
            Author : 
Lazzari, Cristiano ; Santos, Cristiano ; Reis, Ricardo
         
        
            Author_Institution : 
UFRGS - Univ. Federal do Rio Grande do Sul, Porto Alegre
         
        
        
        
        
        
            Abstract : 
A new transistor-level layout generation strategy is presented in this paper. This strategy makes possible to design static CMOS cells for any logic function on demand, allowing a logic minimization without any logic constraints. Results show that this new full automatic transistor-level layout generation methodology is very promising. Thus, the strategy aims at reducing the number of transistors targeting less static consumption and performing transistor sizing to improve circuit performance.
         
        
            Keywords : 
CMOS logic circuits; integrated circuit design; integrated circuit layout; logic function; logic minimization; static CMOS cells; static CMOS circuits; transistor sizing; transistor-level layout generation; CMOS logic circuits; Character generation; Circuit optimization; Clocks; Electronic design automation and methodology; Energy consumption; Libraries; Logic design; Logic functions; Minimization;
         
        
        
        
            Conference_Titel : 
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
         
        
            Conference_Location : 
Nice
         
        
            Print_ISBN : 
1-4244-0395-2
         
        
            Electronic_ISBN : 
1-4244-0395-2
         
        
        
            DOI : 
10.1109/ICECS.2006.379875