DocumentCode :
2960224
Title :
Instruction and data cache peak temperature reduction using cache access balancing in embedded processors
Author :
Taherian, Mohsen ; Baniasadi, Amirali ; Noori, Hamid
Author_Institution :
Comput. Eng. Dept., Islamic Azad Univ., Dezful, Iran
fYear :
2011
fDate :
27-30 Dec. 2011
Firstpage :
285
Lastpage :
286
Abstract :
In this work we study cache peak temperature variation under different cache access patterns. In particular we show that unbalanced cache access results in higher cache peak temperature. This is the result of frequent accesses made to overused cache sets. Moreover we study cache peak temperature under cache access balancing techniques and show that exploiting such techniques not only reduces cache miss rate but also results in lower peak temperature. Our study shows that balancing cache access reduces peak temperature by up to 20% and 12% for instruction and data caches respectively. This temperature reduction reduces peak temperature in neighbor components by up to 7%.
Keywords :
cache storage; data handling; cache access balancing; cache sets; data cache peak temperature reduction; embedded processors; Computer architecture; Computers; Decoding; Educational institutions; Temperature distribution; Thermal analysis; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Systems and Applications (AICCSA), 2011 9th IEEE/ACS International Conference on
Conference_Location :
Sharm El-Sheikh
ISSN :
2161-5322
Print_ISBN :
978-1-4577-0475-8
Electronic_ISBN :
2161-5322
Type :
conf
DOI :
10.1109/AICCSA.2011.6126591
Filename :
6126591
Link To Document :
بازگشت