Title :
Yield-Driven Redundant Via Insertion Based on Probabilistic Via-Connection Analysis
Author :
Yan, Jin-Tai ; Chiang, Bo-Yi ; Chen, Zhi-Wei
Author_Institution :
Chung-Hua Univ., Hsinchu
Abstract :
In this paper, based on probabilistic via-connection analysis of single vias and redundant vias, it is well known that on-track redundant via insertion is more important and critical than off-track redundant via insertion for yield optimization. Furthermore, a two-phase insertion approach for yield optimization is proposed to insert on-track redundant vias by finding a maximum matching result in a bipartite graph and insert off-track redundant vias by using a maximum constrained edge-pair matching result in a constrained edge-pair matching with via-sharing constraints. According to the Poisson yield model for redundant via insertion, the experimental results show that our proposed two-phase insertion approach can increase 0.3%~7.4% wirelength to improve 4.3%~44.8% chip yield for the tested benchmarks.
Keywords :
integrated circuit layout; integrated circuit modelling; integrated circuit yield; probability; stochastic processes; Poisson yield model; bipartite graph; chip yield; constrained edge-pair matching; probabilistic via-connection analysis; two-phase insertion approach; via-sharing constraints; yield optimization; yield-driven redundant via insertion method; Benchmark testing; Bipartite graph; Computer science; Constraint optimization; Information analysis; Integrated circuit layout; Joining processes; Routing; Timing; Wire;
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
DOI :
10.1109/ICECS.2006.379928