Title :
Simulation of SoCs with embedded mixed-signal Cores using a Verilog High-Speed Virtual Serial Interface
Author_Institution :
Philips Semicond., Hamburg
Abstract :
In SoCs (system-on-chip) with mixed-signal cores, both the functional behavior and the production tests should be simulated at top level before tape-out. The use of behavioral models for the analog and mixed-signal cores enables simulation of the whole signal path including the analog inputs or outputs of the mixed-signal cores. Since many SoCs are described in the Verilog HDL (hardware description language) and since Verilog does not permit analog values on wires, the analog values have to be converted into high-speed serial binary data streams. This requires a virtual serial interface, which is described in this paper. The interface has been extended to enable the simulation with analog as well as digital signals, equivalent to the use of analog and digital tester channels.
Keywords :
circuit simulation; hardware description languages; mixed analogue-digital integrated circuits; peripheral interfaces; system-on-chip; SoC; Verilog HDL; digital signals; embedded mixed-signal cores; hardware description language; high-speed serial binary data streams; high-speed virtual serial interface; system-on-chip; Clocks; Hardware design languages; Logic programming; Production systems; Semiconductor device testing; Switches; System testing; System-on-a-chip; Transfer functions; Wires;
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
DOI :
10.1109/ICECS.2006.379929