Title :
Design and Implementation in FPGA of a MIMO Decoder for a 4G Wireless Receiver
Author :
Jiménez-Pacheco, Alberto ; Fernández-Herrero, Ángel ; Casajus-Quirós, Javier
Author_Institution :
Univ. Politecnica de Madrid, Madrid
Abstract :
In this paper we address the implementation in FPGAs of a multiple-input multiple-output (MIMO) decoder embedded in a prototype of a 4G mobile receiver. This MIMO decoder is part of a multi-carrier code-division multiple-access (MC-CDMA) radio system, equipped with multiple antennas at both ends of the link, that is able to handle up to 32 users and provides raw transmission bit-rates up to 125 Mbps. The task of the MIMO decoder is to appropriately combine the signals simultaneously received on all antennas to construct an improved signal, free from interference, from which to estimate the transmitted symbols. A comprehensive explanation of the complete design process is provided, including architectural decisions, floating-point to fixed-point translation and description of the validation procedure. Implementation results using FPGA devices of the Xilinx Virtex-4 family are also reported.
Keywords :
4G mobile communication; MIMO communication; antenna arrays; code division multiple access; decoding; field programmable gate arrays; 4G wireless receiver; FPGA; MC-CDMA; MIMO decoder design; Xilinx Virtex-4; architectural decisions; floating-point to fixed-point translation; multicarrier code-division multiple-access radio system; multiple antennas; multiple input multiple output decoder; transmission bit-rates; Decoding; Field programmable gate arrays; Interference; MIMO; Multiaccess communication; Multicarrier code division multiple access; Prototypes; Receivers; Receiving antennas; Transmitting antennas;
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
DOI :
10.1109/ICECS.2006.379953