DocumentCode :
2961554
Title :
A Digital Frequency Shift Keying Demodulator
Author :
Arnould, G. ; Monteiro, Fabrice ; Dandache, Abbas
Author_Institution :
Univ. Paul Verlaine, Metz
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
995
Lastpage :
998
Abstract :
In the present paper, a novel fully digital frequency shift keying demodulation architecture is examined. Unlike traditional designs, that use phase locked loops (PLL) to track the phase of the signal, the presented demodulator rely on linear feedback shift registers (LFSR) and Galois field arithmetic to directly compute the phase or frequency value. We are aimed at the highest throughput, even at the expense of power consumption. This design compares favorably with existing architectures, and is aimed at an inclusion in a versatile multiprotocol processor for a low-cost FPGA-based modem.
Keywords :
demodulators; field programmable gate arrays; frequency shift keying; phase locked loops; shift registers; FPGA; LFSR; PLL; digital frequency shift keying demodulator; field programmable gate arrays; linear feedback shift registers; multiprotocol processor; phase locked loops; Arithmetic; Computer architecture; Demodulation; Frequency shift keying; Galois fields; Linear feedback shift registers; Phase locked loops; Signal design; Throughput; Tracking loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379958
Filename :
4263536
Link To Document :
بازگشت