DocumentCode :
2961955
Title :
Fast FPGA-based pipelined digit-serial/parallel multipliers
Author :
Valls, Javier ; Sansaloni, Trini ; Peiro, Marcos M. ; Boemo, Eduardo
Author_Institution :
Dept., de Ingenieria Electron., Univ. Politecnica de Valencia, Spain
Volume :
1
fYear :
1999
fDate :
36342
Firstpage :
482
Abstract :
In this paper fast pipelined digit-serial/parallel multipliers are proposed. The conventional digit-serial/parallel multipliers and their pipelined versions are presented. Every structure has been implemented on FPGA and the results are given. These results have been analysed and it is detected that the pipelined ones do not have the throughput improvement expected because of a logic depth increment. As a consequence, a new structure based on the fast serial/parallel multiplier proposed by Gnanasekaran [1985] has been developed. The new multipliers designed achieve better performance than the previous ones: their throughput is higher than it in the pipelined serial/parallel multipliers with nearly the same cost in area
Keywords :
field programmable gate arrays; multiplying circuits; pipeline arithmetic; FPGA-based pipelined multipliers; area; digit-serial/parallel multipliers; logic depth increment; throughput; Circuits; Costs; Field programmable gate arrays; Hardware; Logic; Radar applications; Radar imaging; Radar signal processing; Speech; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.777931
Filename :
777931
Link To Document :
بازگشت