Title :
Design space exploration and implementation of a high performance and low area Coarse Grained Reconfigurable Processor
Author :
Dongkwan Suh ; Kiseok Kwon ; Sukjin Kim ; Soojung Ryu ; Jeongwook Kim
Author_Institution :
SAIT, Samsung Electron., Yongin, South Korea
Abstract :
Coarse Grained Reconfigurable Architectures (CGRAs) have played a key role in the area of domain specific processors due to their programmability and runtime reconfigurability. The Coarse Grained Array (CGA) structure enables target designs to achieve high performance, but it is easy to fall into over-design in term of area. Moreover, the network overhead between the function units (FUs) seriously degrades its clock speed. In this paper, we propose a high performance CGRA that facilitates design space exploration (DSE) to reduce these overheads. It employs a concept of building blocks, named mini cores, to mitigate overhead involved in DSE that aims to achieve high clock speed and small area in the target design. The proposed approach reduces the design time more than 100 times compared with previous design. Experimental results show that the implemented architecture reduces logic area by 14.38% and improves clock frequency by 59.34% without performance loss.
Keywords :
clocks; multiprocessing systems; reconfigurable architectures; CGA structure; CGRA; DSE; clock frequency; coarse grained array structure; coarse grained reconfigurable architectures; coarse grained reconfigurable processor; design space exploration; domain specific processors; function units; high clock speed; mini cores; network overhead; performance loss; programmability; runtime reconfigurability; Arrays; Clocks; Pipelines; Reconfigurable architectures; Space exploration; VLIW;
Conference_Titel :
Field-Programmable Technology (FPT), 2012 International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-2846-3
Electronic_ISBN :
978-1-4673-2844-9
DOI :
10.1109/FPT.2012.6412114