DocumentCode
2962332
Title
On hardware implementation of radix 3 and radix 5 FFT kernels for LTE systems
Author
Löfgren, Johan ; Nilsson, Peter
Author_Institution
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear
2011
fDate
14-15 Nov. 2011
Firstpage
1
Lastpage
4
Abstract
This paper treats the hardware architecture and implementation of mixed radix FFTs with cores of radix 3 and radix 5 in addition to the standard radix 2 core. The implementation flow graphs of the higher radix cores are presented together with a description of how these cores affect a pipelined FFT implementation. It is shown that the mixed radix FFT is more expensive than the radix 2 implementation - a mixed radix FFT of 1200 points require 36 real multipliers in a pipelined implementation whereas a 2048 radix 2 FFT needs 30 real multipliers. However, half of the multipliers in the mixed radix case can be constant. Therefore it is still feasible to use the mixed radix FFT if an algorithm calls for it.
Keywords
Long Term Evolution; discrete Fourier transforms; 3GPP; LTE systems; Long Term Evolution; Radix 3 FFT Kernels; Radix 5 FFT Kernels; discrete Fourier transform; hardware architecture; hardware implementation; Bismuth; Discrete Fourier transforms; Energy efficiency; Multiplexing; Registers;
fLanguage
English
Publisher
ieee
Conference_Titel
NORCHIP, 2011
Conference_Location
Lund
Print_ISBN
978-1-4577-0514-4
Electronic_ISBN
978-1-4577-0515-1
Type
conf
DOI
10.1109/NORCHP.2011.6126703
Filename
6126703
Link To Document