Title :
A Wide-Range Delay-Locked Loop with a New Lock-Detect Circuit
Author :
Ghaffari, A. ; Abrishamifar, A.
Author_Institution :
Iran Univ. of Sci. & Technol., Tehran
Abstract :
This paper describes a wide frequency range and low jitter delay-locked loop. A new architecture is proposed for lock-detect circuit that solves the problem of false locking associated with conventional DLLs. The exact 50% duty cycle is not necessary for the correct operation of this architecture. The circuit design and ADS simulation are based upon TSMC 0.18mum CMOS process. The simulation results show that the proposed DLL has a wide locking range 120 to 420 MHz. Moreover rms jitter is as low as 1.2 ps at 420 MHz.
Keywords :
CMOS integrated circuits; delay lock loops; jitter; ADS simulation; circuit design; false locking; frequency 120 MHz to 420 MHz; lock-detect circuit; low jitter delay-locked loop; size 0.18 micron; wide frequency range delay-locked loop; CMOS process; Circuit simulation; Clocks; Delay lines; Frequency; Jitter; Paper technology; Phase detection; Signal generators; Voltage;
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
DOI :
10.1109/ICECS.2006.379648