DocumentCode :
2962388
Title :
Power Macromodeling for IP Modules
Author :
Durrani, Yaseer A. ; Riesgo, Teresa
Author_Institution :
Univ. Politecnica de Madrid, Madrid
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
1172
Lastpage :
1175
Abstract :
In this paper, we propose a power macromodeling technique for digital electronic circuits. This technique allows to estimate the power dissipation of intellectual property (IP) components to their statistical knowledge of the primary inputs/outputs. During power estimation procedure, the sequence of an input stream is generated using input metrics and the macromodel function is used to construct a set of functions that maps the input metrics of a macro-block to its output metrics. Then, a Monte Carlo zero delay simulation is performed for register transfer level and the power dissipation is predicted by a macromodel function. In experiments with IP macro-blocks, the results are effective and highly correlated, with an average error of 1.94%. Our model provides accurate power estimation.
Keywords :
Monte Carlo methods; digital integrated circuits; estimation theory; low-power electronics; Monte Carlo zero delay simulation; digital electronic circuits; intellectual property components; power dissipation estimation; power macromodeling; register transfer level; Circuit simulation; Digital integrated circuits; Electronic circuits; Electronics industry; Intellectual property; Interpolation; Power dissipation; Power generation; Statistics; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379649
Filename :
4263581
Link To Document :
بازگشت