DocumentCode :
2962483
Title :
Sample and Hold design techniques for Nyquist ADC design
Author :
Sarraj, Maher
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
2009
fDate :
4-5 Oct. 2009
Firstpage :
1
Lastpage :
4
Abstract :
With the continuous reduction in analog supply level of recent CMOS processes, the Sample and Hold (S/H) circuit used in high performance ADC suffers from smaller swing and lower dynamic range. In most high speed (Nyquist) ADCs, the S/H stage is the most crucial circuit affecting distortion and noise. This paper describes 2 techniques which improve the performance of the input sampling switch. The performance of these techniques has been verified and demonstrated through circuit simulations in 0.13 um CMOS process.
Keywords :
CMOS integrated circuits; analogue-digital conversion; integrated circuit design; sample and hold circuits; CMOS process; Nyquist ADC design; analog supply level; sample and hold circuit; sample and hold design; Buffer storage; CMOS process; Capacitors; Clocks; MOS devices; Pipelines; Sampling methods; Switches; Switching circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems Workshop,(DCAS), 2009 IEEE Dallas
Conference_Location :
Richardson, TX
Print_ISBN :
978-1-4244-5483-9
Electronic_ISBN :
978-1-4244-5484-6
Type :
conf
DOI :
10.1109/DCAS.2009.5505768
Filename :
5505768
Link To Document :
بازگشت