DocumentCode :
2962787
Title :
Implementation of a volume rendering on coarse-grained reconfigurable multiprocessor
Author :
Seunghun Jin ; Sangheon Lee ; Moo-Kyoung Chung ; Yeongon Cho ; Soojung Ryu
Author_Institution :
Samsung Adv. Inst. of Technol., Yongin, South Korea
fYear :
2012
fDate :
10-12 Dec. 2012
Firstpage :
243
Lastpage :
246
Abstract :
In this paper, we present reconfigurable multiprocessor architecture for volume rendering. The multiprocessor consists of sixteen reconfigurable processors to exploit data parallelism of the volume rendering. Each processor has VLIW core and reconfigurable coarse-grained array specialized for control and data-intensive part of the program, respectively. The coarse-grained array can be configured dynamically, so that it can efficiently process different kernels of the volume rendering. The multiprocessor is implemented using verilog HDL and realized onto a commercial FPGA-based prototyping system. The experimental result shows that the presented multiprocessor has comparable performance to high-end desktop GPUs.
Keywords :
field programmable gate arrays; hardware description languages; multiprocessing systems; performance evaluation; reconfigurable architectures; rendering (computer graphics); FPGA-based prototyping system; VLIW core; coarse-grained reconfigurable multiprocessor architecture; data parallelism; reconfigurable coarse-grained array; verilog HDL; volume rendering; Casting; Computer architecture; Kernel; Parallel processing; Program processors; Rendering (computer graphics); VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2012 International Conference on
Conference_Location :
Seoul
Print_ISBN :
978-1-4673-2846-3
Electronic_ISBN :
978-1-4673-2844-9
Type :
conf
DOI :
10.1109/FPT.2012.6412142
Filename :
6412142
Link To Document :
بازگشت