DocumentCode :
2963256
Title :
Scalable Model for Multi-Standard Phase Locked Loop
Author :
Nicolle, Benjamin ; Tatinian, W. ; Oudinot, J. ; Jacquemod, Gilles
Author_Institution :
Lab. d´´Antennes Electron. et Telecommun., Valbonne
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
1352
Lastpage :
1355
Abstract :
The aim of this study is to provide a high-level VHDL-AMS / Matlab time model for multi-standard phase locked loop. The supported standards are GSM, GPS, DCS, Bluetooth, Wifi and WLAN. On top of that, the final block is a scalable model, linked to the VCO, Loop Filter, SigmaDelta architecture and charge pump current. The model can be used to evaluate settling times, channel-to-channel transition times and also the timing to switch from one standard to another one. Together with this model, a methodology is established to compute model parameters.
Keywords :
electronic engineering computing; phase locked loops; Matlab time model; VHDL-AMS; channel-to-channel transition times; multistandard phase locked loop; scalable model; settling times; Bluetooth; Distributed control; Filters; GSM; Global Positioning System; Mathematical model; Phase locked loops; Switches; Voltage-controlled oscillators; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379733
Filename :
4263626
Link To Document :
بازگشت