DocumentCode :
2963893
Title :
Timing mismatch background calibration for time-interleaved ADCs
Author :
Tzu-Yi Tang ; Tsung-Heng Tsai ; Chen, K.
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
fYear :
2012
fDate :
19-22 Nov. 2012
Firstpage :
1
Lastpage :
4
Abstract :
Time-interleaved analog-to-digital converters (TIADCs) are essential in wide-band communication systems for providing high-speed data conversion. However, TIADCs are sensitive to the sample time mismatch, which results in significantly degraded performance. A new calibration technique is proposed to minimize sample time mismatches among interleaved channels. Correlation between adjacent channels based on zero-crossing detection is utilized. The proposed calibration technique does not require any extra reference signal. Simulation results show that the proposed compensation technique is validated with a high degree of accuracy. For a 4-channel 6-bit TIADC, the undesired spectrum is reduced to below -48dB.
Keywords :
analogue-digital conversion; calibration; calibration technique; compensation technique; high speed data conversion; reference signal; time interleaved ADC; time interleaved analog to digital converters; timing mismatch background calibration; wideband communication system; zero crossing detection; Analog-digital conversion; Calibration; Correlation; Delay; Least squares approximation; Simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2012 - 2012 IEEE Region 10 Conference
Conference_Location :
Cebu
ISSN :
2159-3442
Print_ISBN :
978-1-4673-4823-2
Electronic_ISBN :
2159-3442
Type :
conf
DOI :
10.1109/TENCON.2012.6412195
Filename :
6412195
Link To Document :
بازگشت