DocumentCode :
2963895
Title :
Design of High-Speed Sampling and Adaptive Filtering System
Author :
Jinding, Gao ; Yubao, Hou ; Long, Su
Author_Institution :
Central South Univ., Changsha, China
Volume :
2
fYear :
2011
fDate :
28-29 March 2011
Firstpage :
506
Lastpage :
508
Abstract :
Aiming at the high-speed matching controlling problems between adaptive filters implemented by FPGA and the high-speed AD converters, a high-speed sampling and adaptive filtering system was designed out using asynchronous FIFO. The dual channels AD converter AD9238-40 was used as input stage, two asynchronous FIFOs on-chip were used as high-speed buffer memory, and the sampling and adaptive filtering was controlled by FPGA. The high-speed matching controlling of the dual channels AD converter AD9238-40 and the adaptive filter were implemented. At last, the schematic diagram of the hardware system was also given out. The sampling and filtering controller and the asynchronous FIFOs was integrated on a chip, it could not only reduce interfere may caused by high frequency, but also the cost of the system.
Keywords :
adaptive filters; analogue-digital conversion; field programmable gate arrays; signal sampling; FPGA; adaptive filtering system; asynchronous FIFOs on-chip; dual channel AD converter AD9238-40; high-speed AD converters; high-speed buffer memory; high-speed matching controlling problems; high-speed sampling design; Adaptive filters; Converters; Field programmable gate arrays; Finite impulse response filter; Synchronization; Writing; AD9238-40; adaptive filter; asynchronous FIFO; high-speed sampling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Computation Technology and Automation (ICICTA), 2011 International Conference on
Conference_Location :
Shenzhen, Guangdong
Print_ISBN :
978-1-61284-289-9
Type :
conf
DOI :
10.1109/ICICTA.2011.411
Filename :
5750936
Link To Document :
بازگشت