DocumentCode :
2964428
Title :
Packaging effect on reliability of Cu/low k interconnects
Author :
Wang, Guotao ; Ho, Paul S. ; Groothuis, Steven
Author_Institution :
Lab. for Interconnect & Packaging, Texas Univ., Austin, TX, USA
fYear :
2004
fDate :
2004
Firstpage :
28
Lastpage :
30
Abstract :
In a plastic flip-chip package, the thermal deformation of the package can be directly coupled into the Cu/low k interconnect structure inducing large local deformation to drive interfacial crack formation. In this paper, we summarize experimental and modeling results to investigate the chip-package interaction and its impact on low k interconnect reliability. We first review the experimental techniques for measuring thermal deformation in a flip-chip package and interfacial fracture energy for low k interfaces. Then results from 3D FEA, based on a multilevel sub-modeling approach in combination with high-resolution moire interferometry, to investigate the chip-package interaction for SiLK and MSQ low k interconnects are discussed. Packaging induced crack driving forces for relevant interfaces in Cu/low k structures are deduced and compared with corresponding interfaces in Cu/TEOS and Al/TEOS structures to assess the effect of ILD on packaging reliability. Our results indicate that packaging assembly can significantly impact wafer-level reliability causing interfacial delamination to become a serious reliability concern for Cu/low k structures.
Keywords :
copper; cracks; deformation; delamination; dielectric thin films; finite element analysis; flip-chip devices; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; integrated circuit reliability; light interferometry; moire fringes; plastic packaging; 3D FEA; Al/TEOS; Cu; Cu/TEOS; Cu/low k interconnect reliability; ILD; MSQ; SiLK; chip-package interaction; high-resolution moire interferometry; interfacial crack formation; interfacial delamination; interfacial fracture energy; multilevel sub-modeling method; packaging reliability effects; plastic flip-chip package; thermal deformation; wafer-level reliability; Assembly; Delamination; Dielectric substrates; Energy measurement; Finite element methods; Laboratories; Phase shifting interferometry; Plastic packaging; Temperature; Thermal stresses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electron Devices, 2004 IEEE Workshop on
Print_ISBN :
0-7803-8369-9
Type :
conf
DOI :
10.1109/WMED.2004.1297342
Filename :
1297342
Link To Document :
بازگشت