Title :
Evaluation of solder-to-passivation attachment as a wafer bumping architecture: I. Insulating properties
Author :
Harvey, Ian R. ; Larsen, Mark R. ; Turner, David ; Doyle, Ian ; Somers, Jim ; Ortow, Jim
Author_Institution :
Dept. of Mech. Eng., Utah Univ., Salt Lake City, UT, USA
Abstract :
This paper describes the concept of direct mechanical attachment of a solder bump to the base IC passivation, in what has been called "wide via" design - a low-cost design option rejected for use by Bourns. In general use over an ASIC or other active device, this architecture relies upon the oxide/nitride passivation stack for complete conformal coverage of IC routing metalization, and assumes an absence of pinholes. We have created a test chip to evaluate the validity of these assumptions under BHT testing, as well as to enable comparative thermomechanical performance and induced parasitic effects. In this paper, we describe the BHT and failure analysis results indicating that passivation processes need to be optimized in order for this architecture to work. This result has implications in "over-the-fence" design in which a bump supplier makes assumptions regarding the quality of passivation from an IC manufacturer, and how passivation stacks which were good enough for peripheral wire bonding applications may need to be re-thought for area-array bumping.
Keywords :
chip scale packaging; passivation; reflow soldering; area-array bumping; conformal coverage; direct mechanical attachment; direct-attach chip-scale package; insulating properties; low-cost design; over-the-fence design; passivation stacks; solder-to-passivation attachment; wafer bumping architecture; wide via design; Application specific integrated circuits; Bonding; Failure analysis; Insulation; Manufacturing; Passivation; Routing; Testing; Thermomechanical processes; Wire;
Conference_Titel :
Microelectronics and Electron Devices, 2004 IEEE Workshop on
Print_ISBN :
0-7803-8369-9
DOI :
10.1109/WMED.2004.1297364