DocumentCode :
2966326
Title :
Design and FPGA implementation of orthonormal discrete wavelet transforms
Author :
Nibouche, M. ; Bouridane, A. ; Nibouche, O. ; Crookes, D. ; Boussekta, S.
Author_Institution :
Image & Vision Syst. Group, Queen´´s Univ., Belfast, UK
Volume :
1
fYear :
2000
fDate :
2000
Firstpage :
312
Abstract :
FPGA technology offers the potential for low cost and high performance for certain applications, including image processing. However, the programming model which FPGAs typically present to application developers is prohibitively low level. The purpose of this paper is to present a novel bit-serial architecture based on a time-interleaved structure. To overcome the problem of wait cycles within the structure, a second line of bit adders is provided. This allows the structure to use additional “dummy” cycles to deal with additional bits. The proposed architecture is modular and scalable, which allows a bit-level parameterisation. To assess the effectiveness of the approach the design has been implemented efficiently on the Xilinx 4000 series FPGAs
Keywords :
digital filters; discrete wavelet transforms; field programmable gate arrays; 85 MHz; FPGA implementation; Xilinx 4000 series; bit adders; bit-level parameterisation; bit-serial architecture; discrete wavelet transforms; filter bank; modular architecture; orthonormal DWT; scalable architecture; signal processing; time-interleaved structure; wait cycles; Application software; Arithmetic; Computer architecture; Costs; Discrete wavelet transforms; Field programmable gate arrays; Filter bank; Image processing; Signal processing; Signal resolution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2000. ICECS 2000. The 7th IEEE International Conference on
Conference_Location :
Jounieh
Print_ISBN :
0-7803-6542-9
Type :
conf
DOI :
10.1109/ICECS.2000.911544
Filename :
911544
Link To Document :
بازگشت