DocumentCode :
2967941
Title :
Digital hardware circuit using FPGA for speed control system of permanent magnet synchronous motor
Author :
Hanamoto, Tsuyoshi ; Deriha, Masashi ; Ikeda, Hidehiro ; Tsuji, Teruo
Author_Institution :
Grad. Sch. of Life Sci.&Syst. Eng., Kyushu Inst. of Technol., Fukuoka
fYear :
2008
fDate :
6-9 Sept. 2008
Firstpage :
1
Lastpage :
5
Abstract :
This paper proposes a novel digital hardware control motor drive system using a FPGA (Field Programmable Gate Array) device. We implement not only a current minor loop but also a speed control loop in the hardware device. We achieve 5 mus period for speed control system of AC motor drive including dq transformation, decoupling control and dead-time compensator, and as a result current ripple and the motor torque ripple is decreased using the dead-time compensator. Experimental results show the validity of the proposed system.
Keywords :
AC motor drives; field programmable gate arrays; permanent magnet motors; synchronous motors; velocity control; AC motor drive; FPGA; dead-time compensator; decoupling control; digital hardware circuit; dq transformation; field programmable gate array; motor torque ripple; permanent magnet synchronous motor; speed control system; AC motors; Control systems; Digital control; Field programmable gate arrays; Hardware; Magnetic circuits; Motor drives; Permanent magnet motors; Torque control; Velocity control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Machines, 2008. ICEM 2008. 18th International Conference on
Conference_Location :
Vilamoura
Print_ISBN :
978-1-4244-1735-3
Electronic_ISBN :
978-1-4244-1736-0
Type :
conf
DOI :
10.1109/ICELMACH.2008.4799962
Filename :
4799962
Link To Document :
بازگشت