Title :
3D DfT architecture for pre-bond and post-bond testing
Author :
Marinissen, Erik Jan ; Chi, Chun-Chuan ; Verbree, Jouke ; Konijnenburg, Mario
Author_Institution :
IMEC vzw, Leuven, Belgium
Abstract :
Process technology developments enable the creation of three-dimensional stacked ICs (3D-SICs) interconnected by means of Through-Silicon Vias (TSVs). This paper presents a 3D Design-for-Test (DfT) architecture for such 3D-SICs that allows pre-bond die testing as well as post-bond stack testing of both partial and complete stacks. The architecture enables on a modular test approach, in which the various dies, their embedded IP cores, the inter-die TSV-based interconnects, and the external I/Os can be tested as separate units to allow flexible optimization of the 3D-SIC test flow. The architecture builds on and reuses existing DfT hardware at the core, die, and product level. Its main new component is a die-level wrapper, which can be based on either IEEE Std 1500 or IEEE Std 1149.1. The paper presents a conceptual overview of the architecture, as well as implementation aspects. Experimental results show that the implementation costs are negligible for medium to large dies.
Keywords :
design for testability; integrated circuit interconnections; integrated circuit testing; three-dimensional integrated circuits; 3D DfT architecture; 3D design-for-test; 3D-SIC interconnects; 3D-SIC test flow; DfT hardware; IEEE Std 1149.1; IEEE Std 1500; die-level wrapper; embedded IP cores; inter-die TSV-based interconnects; modular test; post-bond stack testing; prebond die testing; three-dimensional stacked IC; through-silicon vias; Computer architecture; Integrated circuit interconnections; Multiplexing; Pins; Probes; Testing; Three dimensional displays;
Conference_Titel :
3D Systems Integration Conference (3DIC), 2010 IEEE International
Conference_Location :
Munich
Print_ISBN :
978-1-4577-0526-7
DOI :
10.1109/3DIC.2010.5751450