Title :
Threshold voltage drift in PMOSFETS due to NBTI and HCI
Author :
Chaparala, Prasad ; Shibley, James ; Lim, Paul
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Abstract :
Threshold voltage drift has become a major process reliability concern for advanced analog and mixed signal technologies. In this paper, PMOSFET threshold voltage drifts (Vt-drifts) due to negative bias temperature instability (NBTI) and hot-carrier injection (HCI) are compared. It is observed that Vt-drifts are much higher under HCI stress condition of Vg=Vd=Vstress than under NBTI stress condition (Vg=Vstress, Vd=0) indicating higher amount of trap generation under HCI stress. However, post-stress anneal experiments showed a higher amount of detrapping in NBTI-stressed devices than in HCI-stressed devices indicating the distinct nature of the traps generated at these two stress conditions. It is also observed that, Vt-drift increases with increase in nitrogen concentration in the gate oxide. For advanced analog and mixed signal applications, process and device reliability limits need to be set up based also on Vt-drift, not only based on traditional methods of Idsat degradation or gate oxide lifetime
Keywords :
MOSFET; annealing; electron traps; hot carriers; semiconductor device reliability; thermal stability; HCI; NBTI; PMOSFETS; gate oxide; hot-carrier injection; mixed signal applications; negative bias temperature instability; post-stress anneal; process reliability; stress conditions; threshold voltage drift; trap generation; Annealing; Hot carrier injection; Human computer interaction; MOSFETs; Negative bias temperature instability; Niobium compounds; Signal processing; Stress; Threshold voltage; Titanium compounds;
Conference_Titel :
Integrated Reliability Workshop Final Report, 2000 IEEE International
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
0-7803-6392-2
DOI :
10.1109/IRWS.2000.911908