Title :
Low power CMOS circuit for spike detection
Author :
Sarje, Anshu ; Abshire, Pamela
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Maryland, College Park, MD, USA
Abstract :
We present a compact CMOS circuit implementation for detection of neural spikes from noisy background. The circuit occupies 105 μm × 105 μm. Due to its small size, the circuit is well suited for spike detection in large format, high density microelectrode arrays where the chip area is the primary limiting constraint. The design consists of an amplifier and a differentiator to improve spike detection when the signal to noise ratio (SNR) is low. The circuit design parameters provide a circuit frequency response that rejects signals outside the neural data bandwidth (250 Hz to 2.5 kHz). Most of the transistors operate in subthreshold region and it consumes approx. 300 μW of power. We tested our design by simulations using synthetic data and actual neural recordings from the auditory cortex of ferrets. ROC results show derivative approach performed better than no processing in presence of noise.
Keywords :
CMOS integrated circuits; electronic engineering computing; integrated circuit design; low-power electronics; signal detection; ROC; SNR; amplifier; circuit design; circuit frequency response; differentiator; ferret auditory cortex; high density microelectrode arrays; low power CMOS circuit; neural spike detection; signal to noise ratio; synthetic data; Bandwidth; CMOS integrated circuits; Conferences; Detectors; Electrodes; Feature extraction; Noise;
Conference_Titel :
Sensors, 2011 IEEE
Conference_Location :
Limerick
Print_ISBN :
978-1-4244-9290-9
DOI :
10.1109/ICSENS.2011.6127271