Title :
A complex-envelope based digital phase locked loop with an arctan phase detector implemented on FPGA and performance analysis
Author :
Kandeepan, Sithamparanathan ; Hashmi, Omar ; Zheng, Qian
Author_Institution :
Australian Nat. Univ., Canberra
Abstract :
In this paper we present a Digital Phase Locked Loop (D-PLL), based on an arctan phase detector for complex signals, implemented on a Field Programmable Gate Array (FPGA) together with its performance analysis. The work is motivated by the requirement of signal synchronisation in Software Defined Radios (SDR) for high speed communication receivers. The theoretical model for the D-PLL and its corresponding implementation methodology on a Xillinx Virtex- IV FPGA are given in this paper. We also provide some test results and simulations results on the implemented system and verify them using the theoretical models.
Keywords :
digital phase locked loops; field programmable gate arrays; phase detectors; radio receivers; software radio; synchronisation; CORDIC; Xillinx Virtex-IV FPGA; arctan phase detector; complex-envelope based digital phase locked loop; field programmable gate array; high speed communication receivers; signal synchronisation; software defined radios; Detectors; Field programmable gate arrays; Performance analysis; Phase detection; Phase locked loops; Phased arrays; Sensor arrays; Signal detection; Software radio; System testing; CORDIC; D-PLL; FPGA; Phase Detector; arctan;
Conference_Titel :
Information, Communications & Signal Processing, 2007 6th International Conference on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0982-2
Electronic_ISBN :
978-1-4244-0983-9
DOI :
10.1109/ICICS.2007.4449626