Title :
A novel fixed-point square root algorithm and its digital hardware design
Author :
Putra, Rachmad Vidya Wicaksana
Author_Institution :
IC Design Lab., Inst. Teknol. Bandung, Bandung, Indonesia
Abstract :
Square root operation is one of the basic important operation in digital signal processing. It will calculate the square root value from the given input. This operation is known hard to implement in digital hardware because of the complexity of its algorithm. There were many researches related to this topic to obtain the optimum design between area consumption and speed. Regarding this condition, we propose an alternative square root algorithm which is based on two approaches, digital binary input decomposition and iterative calculation. Its fixed-point digital hardware implementation is very simple, low complexity, and resource-efficient. It doesn´t need any correction adjustments and directly produces accurate value of square root result and remainder in (N/2)+1 clock cycles, which N represents the wordlength of input. This design has been synthesized for FPGA target board Altera Cyclone II EP2C35F672C6 and produced good results in resource consumption and speed.
Keywords :
field programmable gate arrays; fixed point arithmetic; iterative methods; mathematics computing; resource allocation; signal processing; FPGA target board Altera Cyclone II EP2C35F672C6; algorithm complexity; clock cycles; digital binary input decomposition; digital hardware design; digital signal processing; fixed-point digital hardware implementation; fixed-point square root algorithm; iterative calculation; resource consumption; square root operation; Novel square root algorithm; fixed-point; iterative calculation; low complexity; resource-efficient; simple;
Conference_Titel :
ICT for Smart Society (ICISS), 2013 International Conference on
Conference_Location :
Jakarta
Print_ISBN :
978-1-4799-0143-2
DOI :
10.1109/ICTSS.2013.6588110