Title :
On-the-fly symbolic model checking for real-time systems
Author :
Bouajjani, Ahmed ; Tripakis, Stavros ; Yovine, Sergio
Author_Institution :
VERIMAG, Gieres, France
Abstract :
This paper presents an on-the-fly and symbolic algorithm for checking whether a timed automaton satisfies a formula of a timed temporal logic which is more expressive than TCTL. The algorithm is on-the-fly in the sense that the state-space is generated dynamically and only the minimal amount of information required by the verification procedure is stored in memory. The algorithm is symbolic in the sense that it manipulates sets of states, instead of states, which are represented as boolean combinations of linear inequalities of clocks. We show how a prototype implementation of our algorithm has improved the performances of the tool KRONOS for the verification of the FDDI protocol.
Keywords :
FDDI; formal verification; protocols; real-time systems; temporal logic; FDDI protocol verification; boolean combinations; linear inequalities; on-the-fly symbolic model checking; real-time systems; timed automaton; timed temporal logic; Algorithm design and analysis; Automata; Clocks; Equations; FDDI; Logic; Performance analysis; Protocols; Prototypes; Real time systems;
Conference_Titel :
Real-Time Systems Symposium, 1997. Proceedings., The 18th IEEE
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-8186-6600-5
DOI :
10.1109/REAL.1997.641266