Title :
Efficient use of large don´t cares in high-level and logic synthesis
Author :
Bergamaschi, R.A. ; Brand, D. ; Stok, L. ; Berkelaar, M. ; Prakash, S.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
This paper describes optimization techniques using don´t-care conditions that span the domain of high-level and logic synthesis. The following three issues are discussed: (1) how to describe and extract don´t-care conditions from high-level descriptions; (2) how to pass don´t-care conditions from high-level to logic synthesis; and (3) how to optimize the logic using don´t-care conditions. Efficient techniques are given for these three problems which allow the use of large don´t-care sets. Results from several examples demonstrate that these techniques are very effective for both area and delay minimization.
Keywords :
high level synthesis; logic design; don´t-care conditions; high-level synthesis; logic synthesis; optimization techniques; Decoding; Delay effects; Encoding; Graphics; High level synthesis; Logic design; Logic gates; Minimization methods; Partitioning algorithms; Programmable logic arrays;
Conference_Titel :
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-8200-0
DOI :
10.1109/ICCAD.1995.480023