Title :
A commercial DVB-T demodulator chipset
Author :
Anikhindi, S. ; Cradock, G. ; Makowitz, R. ; Patzelt, C.
Author_Institution :
NDS, UK
Abstract :
In March 1997, the European Telecommunications Standards Institute (ETSI) ratified a new standard for digital terrestrial television broadcasting in Europe. This paper describes an ASIC chipset for a 2K-carrier DVB-T compliant demodulator. The chipset consists of an OFDM demodulator ASIC and FFT engine, supported by a DVB-compatible FEC ASIC. The chipset requires a system clock of frequency 36.57 MHz, an 8-bit input digital baseband signal with corresponding 18.28 MHz clock. The chipset incorporates a digital AFC circuit to correct for carrier frequency error and provides feedback signals to control the sampling clock frequency and tuner AGC. The output of the demodulator ASIC is compatible with existing DVB-S compliant error correction ASICs. The chipset supports QPSK, 16QAM and 64QAM with all DVB-T valid guard intervals. It has been designed to acquire and maintain synchronisation at very low signal-to-noise ratios in the presence of co-channel and multipath interference
Keywords :
application specific integrated circuits; 16QAM; 18.28 MHz; 36.57 MHz; 64QAM; 8 bit; ASIC chipset; DVB compatible FEC ASI; DVB-S; DVB-T demodulator chipset; ETSI; European Telecommunications Standards Institute; FFT engine; OFDM demodulator; QPSK; SNR; carrier frequency error correction; cochannel interference; digital AFC circuit; digital baseband signal; digital terrestrial television broadcasting; error correction ASIC; feedback signals; multipath interference; sampling clock frequency; synchronisation; system clock; tuner AGC;
Conference_Titel :
Broadcasting Convention, 1997. International
Conference_Location :
Amsterdam
Print_ISBN :
0-85296-694-6
DOI :
10.1049/cp:19971325