Title :
A framework for multilevel interconnection technology
Author :
Pai, Pei-Lin ; Ting, Chiu H. ; Oldham, William G.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
The process steps in general VLSI technology are examined, and categorized according to their contribution in the generation or elimination of surface topography. It is found that only a few combinations of processes lead to truly planarized processes. The metallization step is studied in detail. Process compatibility considerations eliminate the majority of possible ways to construct a metal layer, and leave only seventeen candidates for further consideration. Four out of the seventeen processes require no planarization and are considered promising as the base process for future interconnection technology. A common requirement of the four processes is the use of additive patterning instead of metal etching. Two examples of additive patterning are examined experimentally: one uses lift-off and the other uses selective electroless deposition. The flat surfaces obtained in these examples demonstrate the potential for future interconnection technologies with an unlimited number of conductive layers.<>
Keywords :
VLSI; integrated circuit technology; metallisation; surface topography; VLSI technology; additive patterning; lift-off; multilevel interconnection technology; planarized processes; process compatibility; selective electroless deposition; surface topography; Additives; Coatings; Geometry; Metallization; Planarization; Sputter etching; Sputtering; Surface topography; Very large scale integration; Wet etching;
Conference_Titel :
VLSI Multilevel Interconnection Conference, 1988. Proceedings., Fifth International IEEE
Conference_Location :
Santa Clara, CA, USA
DOI :
10.1109/VMIC.1988.14182