Title :
EPLD-based architecture of real time 2D-discrete cosine transform and quantization for image compression
Author :
Ramachandran, S. ; Srinivasan, S. ; Chen, R.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Chennai, India
Abstract :
This paper proposes a novel implementation of two dimensional discrete cosine transform (2D-DCT) and quantization (Q) using an embedded programmable logic device (EPLD). The salient features of this scheme are that its architecture is regular, linear, highly pipelined and it fits into just one piece of a commercially available EPLD. It is capable of processing images of size 1024×768 pixels at the rate of 25 frames per second. The chip does not require any extra hardware for interfacing and can be used directly in conjunction with other processors. The architecture is realized as a modular implementation using VHDL and schematic packages. The hardware complexity, speed and accuracy of the proposed DCT and quantization processor compare favorably with those of other known implementations
Keywords :
data compression; discrete cosine transforms; embedded systems; hardware description languages; image coding; pipeline processing; programmable logic devices; quantisation (signal); 1024 pixel; 768 pixel; 786432 pixel; EPLD-based architecture; VHDL; embedded programmable logic device; hardware complexity; image compression; modular implementation; pipelined architecture; quantization; real time 2D-discrete cosine transform; schematic packages; Computed tomography; Discrete cosine transforms; Hardware; Image coding; Parallel architectures; Pixel; Quantization; Read only memory; Transform coding; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
DOI :
10.1109/ISCAS.1999.778863