DocumentCode
2978161
Title
Systolic array based concurrent processing for real-time high performance control
Author
Rogers, E. ; Li, Yun
Author_Institution
Div. of Dynamics & Control, Strathclyde Univ., Glasgow, UK
fYear
1988
fDate
7-9 Dec 1988
Firstpage
2236
Abstract
Concurrent processing techniques are applied to real-time high-performance control problems. In particular, four shortest-latency systolic array architectures are developed for controller implementation in such problems at word level. A technique termed `M -expanded pipelining´ is used to pipeline these architectures to an arbitrary deeper level. Some preliminary results concerning the expected performance of these architectures are presented
Keywords
computerised control; microcontrollers; parallel architectures; pipeline processing; real-time systems; computerised control; concurrent processing; high performance control; microcontrollers; parallel processing; real-time; systolic array architectures; Clocks; Communication system control; Computer architecture; Delay; Digital control; Digital signal processing; Pipeline processing; Sampling methods; Systolic arrays; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Decision and Control, 1988., Proceedings of the 27th IEEE Conference on
Conference_Location
Austin, TX
Type
conf
DOI
10.1109/CDC.1988.194729
Filename
194729
Link To Document