DocumentCode :
2979016
Title :
A parallel architecture for high speed fractal image coding
Author :
Lee, Shinhaeng ; Aso, Hirotomo
Author_Institution :
Dept. of Electr. & Commun. Eng., Tohoku Univ., Sendai, Japan
fYear :
1999
fDate :
1999
Firstpage :
88
Lastpage :
93
Abstract :
The main problem of fractal image compression is the long search time of the domain pool. For this reason, the dedicated ASIC architecture for fractal image coding is needed. In this paper, we propose an efficient parallel architecture for fractal image coding which is based on fixed-size full-search algorithm. One of the main features of this architecture is that it uses only local communication such that each processor has a range and a domain block which is shifted to the next processor. Another main feature is that it has very regular interconnections and data flow. Domain blocks are formed from the range blocks in processors and the encoding procedure is performed by the regular data flow of domain blocks into the other processors. Each processor performs the fast isometric transformations which are calculated by one full rotation around the center
Keywords :
application specific integrated circuits; data compression; digital signal processing chips; fractals; image coding; systolic arrays; data flow; dedicated ASIC architecture; domain pool; fast isometric transformations; fixed-size full-search algorithm; fractal image compression; high speed fractal image coding; interconnections; local communication; parallel architecture; Concurrent computing; Fractals; Image coding; Parallel architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms, and Networks, 1999. (I-SPAN '99) Proceedings. Fourth InternationalSymposium on
Conference_Location :
Perth/Fremantle, WA
ISSN :
1087-4089
Print_ISBN :
0-7695-0231-8
Type :
conf
DOI :
10.1109/ISPAN.1999.778922
Filename :
778922
Link To Document :
بازگشت