Title :
A Pipeline Architecture for 2-D Lifting-Based Discrete Wavelet Transform of JPEG2000
Author :
Fan, Xiaonan ; Pang, Zhiyong ; Chen, Dihu ; Tan, H.Z.
Author_Institution :
Sch. of Phys. & Eng., Sun Yat-Sen Univ., Guangzhou, China
Abstract :
An high-performance implementation of 2-D lifting-based Discrete Wavelet Transform (DWT) in JPEG2000 applications is designed with low memory and high pipeline architecture. The architecture consists of a row processor module, a column processor module and two memory modules. we present two new row/column processor architecture and memory architecture, one of which includes 7 dual port rams. The For the N*N tile image, only 4N temporal memory are required for 5/3 filter. Symmetric extension is used at the boundaries. Two outputs are generated every cycle. Finally, the proposed architecture was implemented in behavioral verilog-HDL with FPGA (virtex2), the result of which occupied about 400 slices, and was operated in about 120MHz.
Keywords :
data compression; discrete wavelet transforms; field programmable gate arrays; image coding; memory architecture; pipeline processing; random-access storage; 2D lifting-based discrete wavelet transform; FPGA; JPEG2000 application; behavioral verilog-HDL; column processor module; dual port RAM; memory module; pipeline architecture; row processor module; temporal memory; Adders; Clocks; Computer architecture; Discrete wavelet transforms; Random access memory; Registers;
Conference_Titel :
Multimedia Technology (ICMT), 2010 International Conference on
Conference_Location :
Ningbo
Print_ISBN :
978-1-4244-7871-2
DOI :
10.1109/ICMULT.2010.5629864