DocumentCode :
2979798
Title :
Low computational complexity hardware implementation of Laplacian Pyramid
Author :
Zeinolabedin, Seyed Mohammad Ali ; Karimi, Nader ; Samavi, Shadrokh
Author_Institution :
Dept. of Electr. & Comput. Eng., Isfahan Univ. of Technol., Isfahan, Iran
fYear :
2010
fDate :
11-13 May 2010
Firstpage :
465
Lastpage :
470
Abstract :
In this paper a new implementation of the Laplacian Pyramid (LP) algorithm is proposed which uses the polyphase representation and noble identities to facilitate a new pipeline architecture. Our approach saves a large number of mathematical operations which results in the reduction of power consumption. Furthermore, the proposed architecture decreases the number of employed resources as compared with the existing designs. The implementation results reveal the correct functionality of the proposed architecture.
Keywords :
Computational complexity; Convolution; Field programmable gate arrays; Finite impulse response filter; Frequency; Hardware; Interpolation; Laplace equations; Pipelines; Signal processing algorithms; FPGA; Laplacian Pyramid; hardware realization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2010 18th Iranian Conference on
Conference_Location :
Isfahan, Iran
Print_ISBN :
978-1-4244-6760-0
Type :
conf
DOI :
10.1109/IRANIANCEE.2010.5507025
Filename :
5507025
Link To Document :
بازگشت