Title :
Efficient crosstalk noise modeling using aggressor and tree reductions
Author :
Ding, Li ; Blaauw, David ; Mazumder, Pinaki
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Abstract :
This paper describes a fast method to estimate crosstalk noise in the presence of multiple aggressor nets for use in physical design automation tools. Since noise estimation is often part of the inner-loop of optimization algorithms, very efficient closed-form solutions are needed. Previous approaches have typically used simple lumped 3-4 node circuit templates. One aggressor net is modeled at a time assuming that the coupling capacitances to all quiet aggressor nets are grounded. They also model the load from interconnect branches as a lumped capacitor and use a dominant pole approximation to solve the template circuit. While these approximations allow for very fast analysis, they result in significant underestimation of the noise. In this paper, we propose a new and more comprehensive fast noise estimation model. We use a 6 node template circuit and propose a novel reduction technique for modeling quiet aggressor nets based on the concept of coupling point admittance. We also propose a reduction method to replace tree branches with effective capacitors which models the effect of resistive shielding. Finally, we propose a new double pole approach to solve the template circuit. We tested the proposed method on noise-prone interconnects from an industrial high performance processor. Our results show a worst-case error of 7.8% and an average error of 2.7%, while allowing for very fast analysis.
Keywords :
circuit CAD; circuit optimisation; circuit simulation; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; interference (signal); logic CAD; logic simulation; microprocessor chips; pole assignment; aggressor net coupling capacitances; coupling point admittance; crosstalk noise estimation; crosstalk noise modeling aggressor/tree reductions; dominant pole approximations; double pole template circuit solution methods; lumped capacitor interconnect branch loads; lumped/multi node circuit templates; multiple aggressor nets; optimization; physical design automation tools; processor noise-prone interconnects; resistive shielding; tree branches; Admittance; Capacitance; Capacitors; Circuit noise; Closed-form solution; Coupling circuits; Crosstalk; Design automation; Integrated circuit interconnections; Load modeling;
Conference_Titel :
Computer Aided Design, 2002. ICCAD 2002. IEEE/ACM International Conference on
Print_ISBN :
0-7803-7607-2
DOI :
10.1109/ICCAD.2002.1167593