Title :
Low power 4-bit full adder cells in subthreshold regime
Author :
Ghobadi, Nayereh ; Majidi, Rabe Eh ; Mehran, Mahdieh ; Afzali-Kusha, Ali
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
Abstract :
In this work, low power 4-bit adder cells based on subthreshold logic in nanometer CMOS technology is presented. Twelve different subthreshold 1-bit full adders are used for designing 4-bit adders in two different topologies. These topologies are Carry-Ripple and Carry Look-Ahead adders. To compare these adders, HSpice simulations in 65nm and 90nm standard CMOS technologies are used. Different performance parameters of the adder including power, delay, power-delay product and energy-delay product as a function of supply voltage, transistor sizing, frequency, technology, and temperature are investigated. The best adder with the smallest power and power-delay product and the highest achievable frequency is determined.
Keywords :
Added delay; Adders; CMOS logic circuits; CMOS technology; Capacitance; Energy consumption; Frequency; Portable computers; Topology; Voltage; Carry Look-Ahead adder; Carry-Ripple adder; High performance; Subthreshold logic; Ultra low power CMOS;
Conference_Titel :
Electrical Engineering (ICEE), 2010 18th Iranian Conference on
Conference_Location :
Isfahan, Iran
Print_ISBN :
978-1-4244-6760-0
DOI :
10.1109/IRANIANCEE.2010.5507044