DocumentCode :
2980500
Title :
Dimensional Effects of Fast and Slow Interface Trap Generation on Flash Memory Cells
Author :
Chao, V. ; Wei Kuo
Author_Institution :
Powerchip Semicond. Corp., Hsinchu
fYear :
2007
fDate :
20-22 Dec. 2007
Firstpage :
145
Lastpage :
148
Abstract :
In this paper, interface trap generation rate dependence on large and small active area dimensions is clearly characterized. Both in D.C. (FN-CCS) and A.C. (program/erase cycling) test conditions, we have discovered that the role of interface trap has predominated the whole oxide degradation process over oxide-trapped charge as the channel width decreases to sub-100 nm dimensions. Through different tunnel oxide thickness and channel concentrations, slow interface trap (or border trap) has firstly and statistically been characterized by the method of Direct-Current Current-Voltage (DCIV) technique. We also Abstract-In this paper, interface trap generation rate dependence on large and small active area dimensions is clearly characterized. Both in D.C. (FN-CCS) and A.C. (program/erase cycling) test conditions, we have discovered that the role of interface trap has predominated the whole oxide degradation process over oxide-trapped charge as the channel width decreases to sub-100 nm dimensions. Through different tunnel oxide thickness and channel concentrations, slow interface trap (or border trap) has firstly and statistically been characterized by the method of Direct-Current Current-Voltage (DCIV) technique. We also present the possible root cause to explain the phenomenon of channel concentration dependent reliability performance. One is the issue of tunneling current uniformity; the other is that of the secondary hot hole generation probability, which is relevant to Auger recombination and generation processes.present the possible root cause to explain the phenomenon of channel concentration dependent reliability performance. One is the issue of tunneling current uniformity; the other is that of the secondary hot hole generation probability, which is relevant to Auger recombination and generation processes.
Keywords :
NAND circuits; flash memories; Auger recombination; direct-current current-voltage technique; flash memory cells; interface trap generation; oxide degradation process; oxide-trapped charge; program/erase cycling test conditions; secondary hot hole generation probability; tunnel oxide thickness; tunneling current uniformity; Capacitors; Carbon capture and storage; Chaos; Degradation; Flash memory cells; Frequency measurement; Quantization; Silicon; Stress; Testing; Direct current current-voltage(DCIV); Fowler-Nordheim constant current stressed(FN-CCS); NAND flash Memory; charge injection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on
Conference_Location :
Tainan
Print_ISBN :
978-1-4244-0636-4
Electronic_ISBN :
978-1-4244-0637-1
Type :
conf
DOI :
10.1109/EDSSC.2007.4450083
Filename :
4450083
Link To Document :
بازگشت