DocumentCode :
2981067
Title :
FPGA partitioning for rapid prototyping: a 1 million gate design case study
Author :
Krupnova, Helena ; Rabedaoro, Christian ; Saucier, Gabriele
Author_Institution :
Inst. Nat. Polytech. de Grenoble, France
fYear :
1999
fDate :
36342
Firstpage :
128
Lastpage :
133
Abstract :
This paper discusses the FPGA partitioning strategies for open rapid prototyping boards and proprietary prototyping systems, where the constraints of a low number of utilized devices and high performance are critical. Partitioning should handle large designs and produce efficient solutions. The paper first presents the advanced partitioning strategies and then considers a case study example of 1 million gates. The required partitioning solution was obtained by combining the described manual and automatic partitioning and pin multiplexing techniques
Keywords :
field programmable gate arrays; logic gates; logic partitioning; FPGA partitioning; gate design; open rapid prototyping boards; performance; pin multiplexing techniques; rapid prototyping systems; Central Processing Unit; Circuits; Computer aided software engineering; Debugging; Emulation; Field programmable gate arrays; Filling; Plugs; Prototypes; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1999. IEEE International Workshop on
Conference_Location :
Clearwater, FL
Print_ISBN :
0-7695-0246-6
Type :
conf
DOI :
10.1109/IWRSP.1999.779042
Filename :
779042
Link To Document :
بازگشت