DocumentCode :
2981295
Title :
Design of 256-Kb Low-Power Embedded SRAM
Author :
Song, Seung-Ho ; Kim, Jung-Hyun ; Lee, Jung-Chan ; Chung, Yeonbae
Author_Institution :
Kyungpook Nat. Univ., Daegu
fYear :
2007
fDate :
20-22 Dec. 2007
Firstpage :
313
Lastpage :
316
Abstract :
This work presents a low voltage SRAM design technique to increase the operating margin. For each read/write cycle, the wordline and cell power node of selected SRAM cells are boosted into two different voltage levels. This technique enhances the read static noise margin (SNM) to a sufficient amount without an increase of cell size. It also improves the SRAM circuit speed owing to an increase of the cell read-out current. A 0.18-mum CMOS 256-Kbit SRAM macro has been fabricated with the proposed technique. The chip operates with 50 MHz at 0.8 V supply voltage. It consumes a power of 65 muW/MHz. Measurement shows that the proposed SRAM configuration achieves a reduction by 87% in bit-error rate while operating with 43% higher clock frequency compared with that of conventional SRAM.
Keywords :
CMOS integrated circuits; SRAM chips; error statistics; CMOS; SNM; bit-error rate; low-power embedded SRAM; read static noise margin; read/write cycle; Capacitors; Circuit noise; Degradation; Driver circuits; Equalizers; Frequency measurement; Low voltage; Random access memory; Semiconductor device measurement; Stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits, 2007. EDSSC 2007. IEEE Conference on
Conference_Location :
Tainan
Print_ISBN :
978-1-4244-0637-1
Electronic_ISBN :
978-1-4244-0637-1
Type :
conf
DOI :
10.1109/EDSSC.2007.4450125
Filename :
4450125
Link To Document :
بازگشت