Title :
A technique to improve the performance of fixed-point TDMP decoding of QC-LDPC codes in the presence of SNR estimation error
Author :
Kennedy, JaWone A. ; Noneaker, Daniel L.
Author_Institution :
Holcombe Dept. of Electr. & Comput. Eng., Clemson Univ., Clemson, SC, USA
Abstract :
Most high-throughput, fixed-point processors offer at least two options for arithmetic operations: 8-bit arithmetic, and 16-bit arithmetic. The lower resolution provides higher computational throughput at the cost of poorer performance in many applications. We investigate the effect of the resolution of saturating, fixed-point arithmetic on the performance of the turbo-decoding message-passing algorithm with quasi-cyclic low-density parity-check codes. We consider limits on the magnitude of extrinsic updates as a means to mitigate the effect of posterior-value saturation on the decoder´s performance. We show that a fixed limit on updates only partially overcomes the greater effect of saturation in 8-bit operations, whereas a limit that depends on the degree of the variable node results in performance almost as good as what is possible with 16-bit operations.
Keywords :
cyclic codes; message passing; parity check codes; turbo codes; QC-LDPC codes; SNR estimation error; arithmetic operations; fixed-point TDMP decoding; fixed-point arithmetic; fixed-point processors; posterior-value saturation; quasi-cyclic low-density parity-check codes; turbo-decoding message-passing algorithm; word length 16 bit; word length 8 bit; Decoding; Digital video broadcasting; Iterative decoding; Program processors; Signal to noise ratio; WiMAX;
Conference_Titel :
MILITARY COMMUNICATIONS CONFERENCE, 2011 - MILCOM 2011
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-4673-0079-7
DOI :
10.1109/MILCOM.2011.6127748