DocumentCode :
2982648
Title :
Self-Aligned Low-Schottky Barrier Deposited Metal S/D MOSFETs with Si3N4 M/Si Passivation
Author :
Connelly, Daniel ; Clifton, Paul ; Faulkner, Carl ; Owens, Jordan ; Wetzel, Jeffery
Author_Institution :
Acorn Technol., Palo Alto, CA
fYear :
2008
fDate :
23-25 June 2008
Firstpage :
83
Lastpage :
84
Abstract :
We demonstrate a self-aligned process for forming fully- depleted SOI MOSFETs with deposited metal-silicon S/D junctions and gate lengths as short as 75 nm. For the devices presented here, the metal S/D regions were formed of deposited Al which is self-aligned to the gate and STI edges, with Si3N4 junction passivation to suppress Fermi-level pinning. Inverse modeling of the electrical data indicates the effective Schottky barrier height at the source and drain junctions is no more than 0.22 V without the use of low-workfunction metals or strain engineering. Optimization of Si3N4 passivation is needed to realize the full potential of this technology.
Keywords :
Fermi level; MOSFET; Schottky barriers; passivation; silicon compounds; silicon-on-insulator; Fermi-level pinning; Si; Si3N4; fully-depleted SOI MOSFET; low-Schottky barrier deposited metal-silicon S/D junction; passivation optimization; self-aligned process; size 75 nm; source-drain junction; strain engineering; voltage 0.22 V; CMOS technology; Contact resistance; FETs; Immune system; MOSFETs; Passivation; Schottky barriers; Silicides; Silicon on insulator technology; Sputter etching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference, 2008
Conference_Location :
Santa Barbara, CA
ISSN :
1548-3770
Print_ISBN :
978-1-4244-1942-5
Electronic_ISBN :
1548-3770
Type :
conf
DOI :
10.1109/DRC.2008.4800745
Filename :
4800745
Link To Document :
بازگشت